[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index] [Xen-changelog] [xen master] serial: Support OXPCIe952 aka Oxford Semiconductor Ltd Device c138 (1415:c138)
commit 70e46c9c141ce3b0a49b6b8007938ea415e4af80 Author: Konrad Rzeszutek Wilk <konrad.wilk@xxxxxxxxxx> AuthorDate: Sat Mar 1 15:08:07 2014 -0500 Commit: Keir Fraser <keir@xxxxxxx> CommitDate: Thu Mar 13 10:21:24 2014 +0000 serial: Support OXPCIe952 aka Oxford Semiconductor Ltd Device c138 (1415:c138) Because they are PCIe and machine nowadys have those instead of PCI, and they are inexpensive. Tested with 1415:c138. Should also work on 0xc11f, 0xc11b models of that chip. Also on OXPCIe200 1 Native UART 1415: 0xc40b, 0xc40f, 0xc41b, 0xc41f, 0xc42b, 0xc42f, 0xc43b, 0xc43f, 0xc44b, 0xc44f, 0xc45b 0xc45f, 0xc46b, 0xc46f, 0xc47b, 0xc47f, 0xc48b, 0xc48f, 0xc49b 0xc49f, 0xc4ab, 0xc4af, 0xc4bb, 0xc4bf, 0xc4cb, 0xc4cf but since I don't have any of those cards this patch does not enable it. Signed-off-by: Konrad Rzeszutek Wilk <konrad.wilk@xxxxxxxxxx> [v1: Init for ARM and add offset to virt addr] [v2: Remove the offset usage] Tested-by: Aravind Gopalakrishnan <aravind.gopalakrishnan@xxxxxxx> Reviewed-by: Jan Beulich <jbeulich@xxxxxxxx> --- xen/drivers/char/ns16550.c | 20 ++++++++++++++++++++ 1 files changed, 20 insertions(+), 0 deletions(-) diff --git a/xen/drivers/char/ns16550.c b/xen/drivers/char/ns16550.c index d5fe689..72da46d 100644 --- a/xen/drivers/char/ns16550.c +++ b/xen/drivers/char/ns16550.c @@ -89,6 +89,9 @@ struct ns16550_config_mmio { unsigned int fifo_size; u8 lsr_mask; unsigned int max_bars; + unsigned int base_baud; + unsigned int uart_offset; + unsigned int first_offset; }; @@ -111,6 +114,19 @@ static struct ns16550_config_mmio __initdata uart_config[] = .lsr_mask = (UART_LSR_THRE | UART_LSR_TEMT), .max_bars = 1, }, + /* OXPCIe952 1 Native UART */ + { + .vendor_id = 0x1415, + .dev_id = 0xc138, + .base_baud = 4000000, + .uart_offset = 0x200, + .first_offset = 0x1000, + .reg_width = 1, + .reg_shift = 0, + .fifo_size = 16, + .lsr_mask = UART_LSR_THRE, + .max_bars = 1, /* It can do more, but we would need more custom code.*/ + } }; #endif @@ -703,6 +719,10 @@ pci_uart_config (struct ns16550 *uart, int skip_amt, int bar_idx) uart->lsr_mask = uart_config[i].lsr_mask; uart->io_base = ((u64)bar_64 << 32) | (bar & PCI_BASE_ADDRESS_MEM_MASK); + uart->io_base += uart_config[i].first_offset; + uart->io_base += bar_idx * uart_config[i].uart_offset; + if ( uart_config[i].base_baud ) + uart->clock_hz = uart_config[i].base_baud * 16; /* Set device and MMIO region read only to Dom0 */ uart->enable_ro = 1; break; -- generated by git-patchbot for /home/xen/git/xen.git#master _______________________________________________ Xen-changelog mailing list Xen-changelog@xxxxxxxxxxxxx http://lists.xensource.com/xen-changelog
|
Lists.xenproject.org is hosted with RackSpace, monitoring our |