|
[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index] [xen master] x86/pv: remove unnecessary toggle_guest_pt() overhead
commit 422ec8fcf34cf961e81fbccd7d236fa2c1e678a8
Author: Jan Beulich <jbeulich@xxxxxxxx>
AuthorDate: Tue May 5 08:16:03 2020 +0200
Commit: Andrew Cooper <andrew.cooper3@xxxxxxxxxx>
CommitDate: Fri May 29 18:58:21 2020 +0100
x86/pv: remove unnecessary toggle_guest_pt() overhead
toggle_guest_pt() is called in pairs, to read guest kernel data
structures when emulating a guest userspace action. Hence this doesn't
modify cr3 from the guest's point of view, and therefore doesn't need
any resync on the exit-to-guest path. Therefore move the updating of
->pv_cr3 and ->root_pgt_changed into toggle_guest_mode(), since undoing
the changes during the second of these invocations wouldn't be a safe
thing to do.
While at it, add a comment ahead of toggle_guest_pt() to clarify its
intended usage.
Signed-off-by: Jan Beulich <jbeulich@xxxxxxxx>
Reviewed-by: Roger Pau Monné <roger.pau@xxxxxxxxxx>
Acked-by: Andrew Cooper <andrew.cooper3@xxxxxxxxxx>
---
xen/arch/x86/pv/domain.c | 37 +++++++++++++++++++++++--------------
1 file changed, 23 insertions(+), 14 deletions(-)
diff --git a/xen/arch/x86/pv/domain.c b/xen/arch/x86/pv/domain.c
index f4e863a410..ec5a7d2dca 100644
--- a/xen/arch/x86/pv/domain.c
+++ b/xen/arch/x86/pv/domain.c
@@ -412,18 +412,10 @@ bool __init xpti_pcid_enabled(void)
static void _toggle_guest_pt(struct vcpu *v)
{
- const struct domain *d = v->domain;
- struct cpu_info *cpu_info = get_cpu_info();
unsigned long cr3;
v->arch.flags ^= TF_kernel_mode;
update_cr3(v);
- if ( d->arch.pv.xpti )
- {
- cpu_info->root_pgt_changed = true;
- cpu_info->pv_cr3 = __pa(this_cpu(root_pgt)) |
- (d->arch.pv.pcid ? get_pcid_bits(v, true) : 0);
- }
/*
* Don't flush user global mappings from the TLB. Don't tick TLB clock.
@@ -431,15 +423,11 @@ static void _toggle_guest_pt(struct vcpu *v)
* In shadow mode, though, update_cr3() may need to be accompanied by a
* TLB flush (for just the incoming PCID), as the top level page table may
* have changed behind our backs. To be on the safe side, suppress the
- * no-flush unconditionally in this case. The XPTI CR3 write, if enabled,
- * will then need to be a flushing one too.
+ * no-flush unconditionally in this case.
*/
cr3 = v->arch.cr3;
- if ( shadow_mode_enabled(d) )
- {
+ if ( shadow_mode_enabled(v->domain) )
cr3 &= ~X86_CR3_NOFLUSH;
- cpu_info->pv_cr3 &= ~X86_CR3_NOFLUSH;
- }
write_cr3(cr3);
if ( !(v->arch.flags & TF_kernel_mode) )
@@ -455,6 +443,8 @@ static void _toggle_guest_pt(struct vcpu *v)
void toggle_guest_mode(struct vcpu *v)
{
+ const struct domain *d = v->domain;
+
ASSERT(!is_pv_32bit_vcpu(v));
/* %fs/%gs bases can only be stale if WR{FS,GS}BASE are usable. */
@@ -468,8 +458,27 @@ void toggle_guest_mode(struct vcpu *v)
asm volatile ( "swapgs" );
_toggle_guest_pt(v);
+
+ if ( d->arch.pv.xpti )
+ {
+ struct cpu_info *cpu_info = get_cpu_info();
+
+ cpu_info->root_pgt_changed = true;
+ cpu_info->pv_cr3 = __pa(this_cpu(root_pgt)) |
+ (d->arch.pv.pcid ? get_pcid_bits(v, true) : 0);
+ /*
+ * As in _toggle_guest_pt() the XPTI CR3 write needs to be a TLB-
+ * flushing one too for shadow mode guests.
+ */
+ if ( shadow_mode_enabled(d) )
+ cpu_info->pv_cr3 &= ~X86_CR3_NOFLUSH;
+ }
}
+/*
+ * Must be called in matching pairs without returning to guest context
+ * inbetween.
+ */
void toggle_guest_pt(struct vcpu *v)
{
if ( !is_pv_32bit_vcpu(v) )
--
generated by git-patchbot for /home/xen/git/xen.git#master
|
![]() |
Lists.xenproject.org is hosted with RackSpace, monitoring our |