[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index] [Xen-devel] [PATCH v6 4/5] xen/arm: handle GICH register changes for hip04-d01 platform
The GICH in this platform is mainly compatible with the standard GICv2 beside APR and LR register offsets. Signed-off-by: Frediano Ziglio <frediano.ziglio@xxxxxxxxxx> --- xen/arch/arm/gic-hip04.c | 23 +++++++++++++---------- 1 file changed, 13 insertions(+), 10 deletions(-) diff --git a/xen/arch/arm/gic-hip04.c b/xen/arch/arm/gic-hip04.c index 84d60fd..d96a29e 100644 --- a/xen/arch/arm/gic-hip04.c +++ b/xen/arch/arm/gic-hip04.c @@ -87,6 +87,9 @@ static DEFINE_PER_CPU(u16, gic_cpu_id); #define HIP04_GICD_SGI_TARGET_SHIFT 8 +#define HIP04_GICH_APR 0x70 +#define HIP04_GICH_LR 0x80 + static inline void writeb_gicd(uint8_t val, unsigned int offset) { writeb_relaxed(val, hip04gic.map_dbase + offset); @@ -156,9 +159,9 @@ static void hip04gic_save_state(struct vcpu *v) * accessed simultaneously by another pCPU. */ for ( i = 0; i < hip04gic_info.nr_lrs; i++ ) - v->arch.gic.v2.lr[i] = readl_gich(GICH_LR + i * 4); + v->arch.gic.v2.lr[i] = readl_gich(HIP04_GICH_LR + i * 4); - v->arch.gic.v2.apr = readl_gich(GICH_APR); + v->arch.gic.v2.apr = readl_gich(HIP04_GICH_APR); v->arch.gic.v2.vmcr = readl_gich(GICH_VMCR); /* Disable until next VCPU scheduled */ writel_gich(0, GICH_HCR); @@ -169,9 +172,9 @@ static void hip04gic_restore_state(const struct vcpu *v) int i; for ( i = 0; i < hip04gic_info.nr_lrs; i++ ) - writel_gich(v->arch.gic.v2.lr[i], GICH_LR + i * 4); + writel_gich(v->arch.gic.v2.lr[i], HIP04_GICH_LR + i * 4); - writel_gich(v->arch.gic.v2.apr, GICH_APR); + writel_gich(v->arch.gic.v2.apr, HIP04_GICH_APR); writel_gich(v->arch.gic.v2.vmcr, GICH_VMCR); writel_gich(GICH_HCR_EN, GICH_HCR); } @@ -184,7 +187,7 @@ static void hip04gic_dump_state(const struct vcpu *v) { for ( i = 0; i < hip04gic_info.nr_lrs; i++ ) printk(" HW_LR[%d]=%x\n", i, - readl_gich(GICH_LR + i * 4)); + readl_gich(HIP04_GICH_LR + i * 4)); } else { @@ -412,12 +415,12 @@ static void hip04gic_update_lr(int lr, const struct pending_irq *p, << GICH_V2_LR_PHYSICAL_SHIFT); } - writel_gich(lr_reg, GICH_LR + lr * 4); + writel_gich(lr_reg, HIP04_GICH_LR + lr * 4); } static void hip04gic_clear_lr(int lr) { - writel_gich(0, GICH_LR + lr * 4); + writel_gich(0, HIP04_GICH_LR + lr * 4); } static int hip04gicv_setup(struct domain *d) @@ -465,7 +468,7 @@ static void hip04gic_read_lr(int lr, struct gic_lr *lr_reg) { uint32_t lrv; - lrv = readl_gich(GICH_LR + lr * 4); + lrv = readl_gich(HIP04_GICH_LR + lr * 4); lr_reg->pirq = (lrv >> GICH_V2_LR_PHYSICAL_SHIFT) & GICH_V2_LR_PHYSICAL_MASK; lr_reg->virq = (lrv >> GICH_V2_LR_VIRTUAL_SHIFT) & GICH_V2_LR_VIRTUAL_MASK; lr_reg->priority = (lrv >> GICH_V2_LR_PRIORITY_SHIFT) & GICH_V2_LR_PRIORITY_MASK; @@ -488,7 +491,7 @@ static void hip04gic_write_lr(int lr, const struct gic_lr *lr_reg) << GICH_V2_LR_HW_SHIFT) | ((uint32_t)(lr_reg->grp & GICH_V2_LR_GRP_MASK) << GICH_V2_LR_GRP_SHIFT) ); - writel_gich(lrv, GICH_LR + lr * 4); + writel_gich(lrv, HIP04_GICH_LR + lr * 4); } static void hip04gic_hcr_status(uint32_t flag, bool_t status) @@ -511,7 +514,7 @@ static unsigned int hip04gic_read_vmcr_priority(void) static unsigned int hip04gic_read_apr(int apr_reg) { - return readl_gich(GICH_APR); + return readl_gich(HIP04_GICH_APR); } static void hip04gic_irq_enable(struct irq_desc *desc) -- 1.9.1 _______________________________________________ Xen-devel mailing list Xen-devel@xxxxxxxxxxxxx http://lists.xen.org/xen-devel
|
Lists.xenproject.org is hosted with RackSpace, monitoring our |