[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index] [Xen-devel] [PATCH V3 04/10] arm/gic-v3: Parse per-cpu redistributor entry in GICC subtable
The redistributor address can be specified either as part of GICC or GICR subtable depending on the power domain. The current driver doesn't support parsing redistributor entry that is defined in GICC subtable. The GIC CPU subtable entry holds the associated Redistributor base address if it is not on always-on power domain. The per CPU Redistributor size is not defined in ACPI specification. Set the GICR region size to SZ_256K if the GIC hardware is capable of Direct Virtual LPI Injection feature, SZ_128K otherwise. This patch adds necessary code to handle both types of Redistributors base addresses. Signed-off-by: Shanker Donthineni <shankerd@xxxxxxxxxxxxxx> --- Changes since v2: Removed the unnecessary validation checks and edited commit text. xen/arch/arm/gic-v3.c | 68 +++++++++++++++++++++++++++++++++++---- xen/include/asm-arm/gic.h | 1 + xen/include/asm-arm/gic_v3_defs.h | 1 + 3 files changed, 63 insertions(+), 7 deletions(-) diff --git a/xen/arch/arm/gic-v3.c b/xen/arch/arm/gic-v3.c index efdb56b..352799e 100644 --- a/xen/arch/arm/gic-v3.c +++ b/xen/arch/arm/gic-v3.c @@ -659,6 +659,10 @@ static int __init gicv3_populate_rdist(void) smp_processor_id(), i, ptr); return 0; } + + if ( gicv3.rdist_regions[i].single_rdist ) + break; + if ( gicv3.rdist_stride ) ptr += gicv3.rdist_stride; else @@ -1282,14 +1286,21 @@ static int gicv3_iomem_deny_access(const struct domain *d) } #ifdef CONFIG_ACPI -static void __init gic_acpi_add_rdist_region(paddr_t base, paddr_t size) +static void __init +gic_acpi_add_rdist_region(paddr_t base, paddr_t size, bool single_rdist) { unsigned int idx = gicv3.rdist_count++; + gicv3.rdist_regions[idx].single_rdist = single_rdist; gicv3.rdist_regions[idx].base = base; gicv3.rdist_regions[idx].size = size; } +static inline bool gic_dist_supports_dvis(void) +{ + return !!(readl_relaxed(GICD + GICD_TYPER) & GICD_TYPER_DVIS); +} + static int gicv3_make_hwdom_madt(const struct domain *d, u32 offset) { struct acpi_subtable_header *header; @@ -1397,6 +1408,36 @@ gic_acpi_parse_madt_distributor(struct acpi_subtable_header *header, } static int __init +gic_acpi_parse_cpu_redistributor(struct acpi_subtable_header *header, + const unsigned long end) +{ + struct acpi_madt_generic_interrupt *processor; + u32 size; + + processor = (struct acpi_madt_generic_interrupt *)header; + if ( !(processor->flags & ACPI_MADT_ENABLED) ) + return 0; + + size = gic_dist_supports_dvis() ? 4 * SZ_64K : 2 * SZ_64K; + gic_acpi_add_rdist_region(processor->gicr_base_address, size, true); + + return 0; +} + +static int __init +gic_acpi_get_madt_cpu_num(struct acpi_subtable_header *header, + const unsigned long end) +{ + struct acpi_madt_generic_interrupt *cpuif; + + cpuif = (struct acpi_madt_generic_interrupt *)header; + if ( BAD_MADT_ENTRY(cpuif, end) || !cpuif->gicr_base_address ) + return -EINVAL; + + return 0; +} + +static int __init gic_acpi_parse_madt_redistributor(struct acpi_subtable_header *header, const unsigned long end) { @@ -1406,7 +1447,7 @@ gic_acpi_parse_madt_redistributor(struct acpi_subtable_header *header, if ( BAD_MADT_ENTRY(rdist, end) ) return -EINVAL; - gic_acpi_add_rdist_region(rdist->base_address, rdist->length); + gic_acpi_add_rdist_region(rdist->base_address, rdist->length, false); return 0; } @@ -1424,6 +1465,7 @@ gic_acpi_get_madt_redistributor_num(struct acpi_subtable_header *header, static void __init gicv3_acpi_init(void) { struct rdist_region *rdist_regs; + bool gicr_table = true; int count; /* @@ -1440,8 +1482,15 @@ static void __init gicv3_acpi_init(void) /* Get number of redistributor */ count = acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_REDISTRIBUTOR, gic_acpi_get_madt_redistributor_num, 0); - if ( count <= 0 ) - panic("GICv3: No valid GICR entries exists"); + /* Count the total number of CPU interface entries */ + if ( count <= 0 ) { + count = acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_INTERRUPT, + gic_acpi_get_madt_cpu_num, 0); + if (count <= 0) + panic("GICv3: No valid GICR entries exists"); + + gicr_table = false; + } if ( count > MAX_RDIST_COUNT ) panic("GICv3: Number of redistributor regions is more than" @@ -1453,9 +1502,14 @@ static void __init gicv3_acpi_init(void) gicv3.rdist_regions = rdist_regs; - /* Parse always-on power domain Re-distributor entries */ - count = acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_REDISTRIBUTOR, - gic_acpi_parse_madt_redistributor, count); + if ( gicr_table ) + /* Parse always-on power domain Re-distributor entries */ + count = acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_REDISTRIBUTOR, + gic_acpi_parse_madt_redistributor, count); + else + /* Parse Re-distributor entries described in CPU interface table */ + count = acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_INTERRUPT, + gic_acpi_parse_cpu_redistributor, count); if ( count <= 0 ) panic("GICv3: Can't get Redistributor entry"); diff --git a/xen/include/asm-arm/gic.h b/xen/include/asm-arm/gic.h index 44b9ef6..fedf1fa 100644 --- a/xen/include/asm-arm/gic.h +++ b/xen/include/asm-arm/gic.h @@ -101,6 +101,7 @@ #define GICD_TYPE_CPUS_SHIFT 5 #define GICD_TYPE_CPUS 0x0e0 #define GICD_TYPE_SEC 0x400 +#define GICD_TYPER_DVIS (1U << 18) #define GICC_CTL_ENABLE 0x1 #define GICC_CTL_EOI (0x1 << 9) diff --git a/xen/include/asm-arm/gic_v3_defs.h b/xen/include/asm-arm/gic_v3_defs.h index 6d98491..6bd25a5 100644 --- a/xen/include/asm-arm/gic_v3_defs.h +++ b/xen/include/asm-arm/gic_v3_defs.h @@ -141,6 +141,7 @@ struct rdist_region { paddr_t base; paddr_t size; void __iomem *map_base; + bool single_rdist; }; #endif /* __ASM_ARM_GIC_V3_DEFS_H__ */ -- Qualcomm Technologies, Inc. on behalf of Qualcomm Innovation Center, Inc. Qualcomm Innovation Center, Inc. is a member of Code Aurora Forum, a Linux Foundation Collaborative Project _______________________________________________ Xen-devel mailing list Xen-devel@xxxxxxxxxxxxx http://lists.xen.org/xen-devel
|
Lists.xenproject.org is hosted with RackSpace, monitoring our |