[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index] Re: [RFC PATCH] VT-d: Don't assume register-based invalidation is always supported
On Wed, Apr 14, 2021 at 12:07:02PM +0200, Jan Beulich wrote: >On 14.04.2021 02:55, Chao Gao wrote: >> According to Intel VT-d SPEC rev3.3 Section 6.5, Register-based Invalidation >> isn't supported by Intel VT-d version 6 and beyond. >> >> This hardware change impacts following two scenarios: admin can disable >> queued invalidation via 'qinval' cmdline and use register-based interface; >> VT-d switches to register-based invalidation when queued invalidation needs >> to be disabled, for example, during disabling x2apic or during system >> suspension. >> >> To deal with this hardware change, if register-based invalidation isn't >> supported, queued invalidation cannot be disabled through Xen cmdline; and >> if queued invalidation has to be disabled temporarily in some scenarios, >> VT-d won't switch to register-based interface but use some dummy functions >> to catch errors in case there is any invalidation request issued when queued >> invalidation is disabled. >> >> Signed-off-by: Chao Gao <chao.gao@xxxxxxxxx> >> --- >> I only tested Xen boot with qinval/no-qinval. I also want to do system >> suspension and resumption to see if any unexpected error. But I don't >> know how to trigger them. Any recommendation? > >Iirc, if your distro doesn't support a proper interface for this, it's >as simple as "echo mem >/sys/power/state". Thanks. I will give it a try. And all your comments make a lot of sense. Will fix all of them in the next version. Chao
|
Lists.xenproject.org is hosted with RackSpace, monitoring our |