[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]

Re: [PATCH 2/2] x86: Activate Data Operand Invariant Timing Mode by default


  • To: Roger Pau Monné <roger.pau@xxxxxxxxxx>, Andrew Cooper <andrew.cooper3@xxxxxxxxxx>
  • From: Jan Beulich <jbeulich@xxxxxxxx>
  • Date: Wed, 5 Oct 2022 14:09:39 +0200
  • Arc-authentication-results: i=1; mx.microsoft.com 1; spf=pass smtp.mailfrom=suse.com; dmarc=pass action=none header.from=suse.com; dkim=pass header.d=suse.com; arc=none
  • Arc-message-signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com; s=arcselector9901; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1; bh=x4+mzrlVX96OoGOGi2TAHnEtmXGsumBw7qZGGLWRoRw=; b=TL3mzHZ9teNuUQzbf65Cxbj82D8jversZVXVYVXo4sLn9VEGHQezPuAPRlWt2MqBQ5BNE/ummshtpUxlzjACKJBUe2POxKuLf58D/Lwoe374Gso4GnsUY6p87H0yyg5/uFmpzvscat1xGX0BJmLvmgLouJ0/C4+JnIiWCrRrwQ60Tsg5cTLbiUNqIAcX/fMJS5Jm3e4IGzZI3yhWx6CKW2mK9CafzxD9I5JcrPdnejZM5MPbWUz6m6QH72p64MG+0G0CXUBWcNxj/Cydpyx+YTwMMOgtOvF8ilbuHXEKfH2I/qfD0LqCy0LZ15Z8M4YcEcC4mBvL2etOgEd7QDjMkg==
  • Arc-seal: i=1; a=rsa-sha256; s=arcselector9901; d=microsoft.com; cv=none; b=cJykIicEqWhK3yTXVQAO6b3ykIV+g5uzTm2NR663zrOjmKMI52DGbiNkGQuYgKkh3s4cGfDGzIWAANX5Fr3WoyhDL6yL9mOL9VWqiSL25j2eYT8tqhtMfVpJIiBhT4D69wpS/6VZEa0uocOpQZXRuKhvkal6GdWhm7UQ4S6IqpfMeV9DWlijhMBcmXIncuXFd5swgwF59t7602uQ44AW1l+rQWltxhMBnbpbvWfqRTWHVTKkeYapgujH8caGoEn4YMcIKt1TC3sn5FTpPbDylKf6Elv56Hk3NX0orqsTw2MsHBEeB7YRgnFtqb4j3dyoeffvRpx0UvyOktH7yhpHSA==
  • Authentication-results: dkim=none (message not signed) header.d=none;dmarc=none action=none header.from=suse.com;
  • Cc: Xen-devel <xen-devel@xxxxxxxxxxxxxxxxxxxx>, Wei Liu <wl@xxxxxxx>, Henry Wang <Henry.Wang@xxxxxxx>, Marek Marczykowski-Górecki <marmarek@xxxxxxxxxxxxxxxxxxxxxx>, Demi Marie Obenour <demi@xxxxxxxxxxxxxxxxxxxxxx>
  • Delivery-date: Wed, 05 Oct 2022 12:09:52 +0000
  • List-id: Xen developer discussion <xen-devel.lists.xenproject.org>

On 05.10.2022 12:20, Roger Pau Monné wrote:
> On Tue, Oct 04, 2022 at 05:08:10PM +0100, Andrew Cooper wrote:
>> --- a/xen/arch/x86/cpu/common.c
>> +++ b/xen/arch/x86/cpu/common.c
>> @@ -209,6 +209,34 @@ void ctxt_switch_levelling(const struct vcpu *next)
>>              alternative_vcall(ctxt_switch_masking, next);
>>  }
>>  
>> +bool __ro_after_init opt_doitm = true;
>> +
>> +static void doitm_init(void)
>> +{
>> +    uint64_t val;
>> +
>> +    if ( !opt_doitm || !cpu_has_arch_caps )
>> +        return;
>> +
>> +    rdmsrl(MSR_ARCH_CAPABILITIES, val);
>> +    if ( !(val & ARCH_CAPS_DOITM) )
>> +        return;
>> +
>> +    /*
>> +     * We are currently unable to enumerate MSR_ARCH_CAPS to guest.  As a
>> +     * consequence, guest kernels will believe they're safe even when they 
>> are
>> +     * not.
>> +     *
>> +     * Until we can enumerate DOITM properly for guests, set it 
>> unilaterally.
>> +     * This prevents otherwise-correct crypto from becoming vulnerable to
>> +     * timing sidechannels.
>> +     */
>> +
>> +    rdmsrl(MSR_UARCH_MISC_CTRL, val);
>> +    val |= UARCH_CTRL_DOITM;
>> +    wrmsrl(MSR_UARCH_MISC_CTRL, val);
> 
> Is it possible for the firmware to have enabled DOITM and Xen needing to
> clear it if !opt_doitm?

I think a firmware setup option is quite plausible to expect, such that
safety can also be achieved underneath an unaware OS. Note how in my
earlier patch I did specifically set the bit both ways, for this very
reason.

Jan



 


Rackspace

Lists.xenproject.org is hosted with RackSpace, monitoring our
servers 24x7x365 and backed by RackSpace's Fanatical Support®.