[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]

Re: [PATCH 6/6] x86/apic: Convert the TSC deadline errata table to X86_MATCH_*()


  • To: Andrew Cooper <andrew.cooper3@xxxxxxxxxx>
  • From: Jan Beulich <jbeulich@xxxxxxxx>
  • Date: Thu, 17 Jul 2025 10:31:33 +0200
  • Autocrypt: addr=jbeulich@xxxxxxxx; keydata= xsDiBFk3nEQRBADAEaSw6zC/EJkiwGPXbWtPxl2xCdSoeepS07jW8UgcHNurfHvUzogEq5xk hu507c3BarVjyWCJOylMNR98Yd8VqD9UfmX0Hb8/BrA+Hl6/DB/eqGptrf4BSRwcZQM32aZK 7Pj2XbGWIUrZrd70x1eAP9QE3P79Y2oLrsCgbZJfEwCgvz9JjGmQqQkRiTVzlZVCJYcyGGsD /0tbFCzD2h20ahe8rC1gbb3K3qk+LpBtvjBu1RY9drYk0NymiGbJWZgab6t1jM7sk2vuf0Py O9Hf9XBmK0uE9IgMaiCpc32XV9oASz6UJebwkX+zF2jG5I1BfnO9g7KlotcA/v5ClMjgo6Gl MDY4HxoSRu3i1cqqSDtVlt+AOVBJBACrZcnHAUSuCXBPy0jOlBhxPqRWv6ND4c9PH1xjQ3NP nxJuMBS8rnNg22uyfAgmBKNLpLgAGVRMZGaGoJObGf72s6TeIqKJo/LtggAS9qAUiuKVnygo 3wjfkS9A3DRO+SpU7JqWdsveeIQyeyEJ/8PTowmSQLakF+3fote9ybzd880fSmFuIEJldWxp Y2ggPGpiZXVsaWNoQHN1c2UuY29tPsJgBBMRAgAgBQJZN5xEAhsDBgsJCAcDAgQVAggDBBYC AwECHgECF4AACgkQoDSui/t3IH4J+wCfQ5jHdEjCRHj23O/5ttg9r9OIruwAn3103WUITZee e7Sbg12UgcQ5lv7SzsFNBFk3nEQQCACCuTjCjFOUdi5Nm244F+78kLghRcin/awv+IrTcIWF hUpSs1Y91iQQ7KItirz5uwCPlwejSJDQJLIS+QtJHaXDXeV6NI0Uef1hP20+y8qydDiVkv6l IreXjTb7DvksRgJNvCkWtYnlS3mYvQ9NzS9PhyALWbXnH6sIJd2O9lKS1Mrfq+y0IXCP10eS FFGg+Av3IQeFatkJAyju0PPthyTqxSI4lZYuJVPknzgaeuJv/2NccrPvmeDg6Coe7ZIeQ8Yj t0ARxu2xytAkkLCel1Lz1WLmwLstV30g80nkgZf/wr+/BXJW/oIvRlonUkxv+IbBM3dX2OV8 AmRv1ySWPTP7AAMFB/9PQK/VtlNUJvg8GXj9ootzrteGfVZVVT4XBJkfwBcpC/XcPzldjv+3 HYudvpdNK3lLujXeA5fLOH+Z/G9WBc5pFVSMocI71I8bT8lIAzreg0WvkWg5V2WZsUMlnDL9 mpwIGFhlbM3gfDMs7MPMu8YQRFVdUvtSpaAs8OFfGQ0ia3LGZcjA6Ik2+xcqscEJzNH+qh8V m5jjp28yZgaqTaRbg3M/+MTbMpicpZuqF4rnB0AQD12/3BNWDR6bmh+EkYSMcEIpQmBM51qM EKYTQGybRCjpnKHGOxG0rfFY1085mBDZCH5Kx0cl0HVJuQKC+dV2ZY5AqjcKwAxpE75MLFkr wkkEGBECAAkFAlk3nEQCGwwACgkQoDSui/t3IH7nnwCfcJWUDUFKdCsBH/E5d+0ZnMQi+G0A nAuWpQkjM1ASeQwSHEeAWPgskBQL
  • Cc: Roger Pau Monné <roger.pau@xxxxxxxxxx>, Xen-devel <xen-devel@xxxxxxxxxxxxxxxxxxxx>
  • Delivery-date: Thu, 17 Jul 2025 08:31:46 +0000
  • List-id: Xen developer discussion <xen-devel.lists.xenproject.org>

On 16.07.2025 19:31, Andrew Cooper wrote:
> --- a/xen/arch/x86/apic.c
> +++ b/xen/arch/x86/apic.c
> @@ -1051,64 +1051,32 @@ static void setup_APIC_timer(void)
>      local_irq_restore(flags);
>  }
>  
> -#define DEADLINE_MODEL_MATCH(m, fr) \
> -    { .vendor = X86_VENDOR_INTEL, .family = 6, .model = (m), \
> -      .feature = X86_FEATURE_TSC_DEADLINE, \
> -      .driver_data = (void *)(unsigned long)(fr) }
> +static const struct x86_cpu_id __initconst deadline_match[] = {
> +    X86_MATCH_VFMS(INTEL_HASWELL_X,   0x2, 0x3a), /* EP */
> +    X86_MATCH_VFMS(INTEL_HASWELL_X,   0x4, 0x0f), /* EX */
>  
> -static unsigned int __init hsx_deadline_rev(void)
> -{
> -    switch ( boot_cpu_data.x86_mask )
> -    {
> -    case 0x02: return 0x3a; /* EP */
> -    case 0x04: return 0x0f; /* EX */
> -    }
> +    X86_MATCH_VFM (INTEL_BROADWELL_X,      0x0b000020),
>  
> -    return ~0U;
> -}
> +    X86_MATCH_VFMS(INTEL_BROADWELL_D, 0x2, 0x00000011),
> +    X86_MATCH_VFMS(INTEL_BROADWELL_D, 0x3, 0x0700000e),
> +    X86_MATCH_VFMS(INTEL_BROADWELL_D, 0x4, 0x0f00000c),
> +    X86_MATCH_VFMS(INTEL_BROADWELL_D, 0x5, 0x0e000003),

Hmm, actually - why are Broadwell and ...

> -static unsigned int __init bdx_deadline_rev(void)
> -{
> -    switch ( boot_cpu_data.x86_mask )
> -    {
> -    case 0x02: return 0x00000011;
> -    case 0x03: return 0x0700000e;
> -    case 0x04: return 0x0f00000c;
> -    case 0x05: return 0x0e000003;
> -    }
> +    X86_MATCH_VFMS(INTEL_SKYLAKE_X,   0x3, 0x01000136),
> +    X86_MATCH_VFMS(INTEL_SKYLAKE_X,   0x4, 0x02000014),

... Skylake each split ...

> -    return ~0U;
> -}
> +    X86_MATCH_VFM (INTEL_HASWELL,          0x22),
> +    X86_MATCH_VFM (INTEL_HASWELL_L,        0x20),
> +    X86_MATCH_VFM (INTEL_HASWELL_G,        0x17),
>  
> -static unsigned int __init skx_deadline_rev(void)
> -{
> -    switch ( boot_cpu_data.x86_mask )
> -    {
> -    case 0x00 ... 0x02: return ~0U;
> -    case 0x03: return 0x01000136;
> -    case 0x04: return 0x02000014;
> -    }
> -
> -    return 0;
> -}
> -
> -static const struct x86_cpu_id __initconstrel deadline_match[] = {
> -    DEADLINE_MODEL_MATCH(0x3c, 0x22),             /* Haswell */
> -    DEADLINE_MODEL_MATCH(0x3f, hsx_deadline_rev), /* Haswell EP/EX */
> -    DEADLINE_MODEL_MATCH(0x45, 0x20),             /* Haswell D */
> -    DEADLINE_MODEL_MATCH(0x46, 0x17),             /* Haswell H */
> +    X86_MATCH_VFM (INTEL_BROADWELL,        0x25),
> +    X86_MATCH_VFM (INTEL_BROADWELL_G,      0x17),

... into disjoint groups (continuing ...

> -    DEADLINE_MODEL_MATCH(0x3d, 0x25),             /* Broadwell */
> -    DEADLINE_MODEL_MATCH(0x47, 0x17),             /* Broadwell H */
> -    DEADLINE_MODEL_MATCH(0x4f, 0x0b000020),       /* Broadwell EP/EX */
> -    DEADLINE_MODEL_MATCH(0x56, bdx_deadline_rev), /* Broadwell D */
> +    X86_MATCH_VFM (INTEL_SKYLAKE_L,        0xb2),
> +    X86_MATCH_VFM (INTEL_SKYLAKE,          0xb2),

... here)? The patch already isn't overly straightforward to review without
that.

Jan



 


Rackspace

Lists.xenproject.org is hosted with RackSpace, monitoring our
servers 24x7x365 and backed by RackSpace's Fanatical Support®.